Mostrar el registro sencillo del ítem
Efficient Floating-Point Representation for Balanced Codes for FPGA Devices
dc.contributor.author | Villalba-Moreno, Julio | |
dc.contributor.author | Hormigo-Aguilar, Javier | |
dc.contributor.author | Corbera-Peña, Francisco Javier | |
dc.contributor.author | González, Mario | |
dc.contributor.author | López-Zapata, Emilio | |
dc.date.accessioned | 2013-10-30T10:16:51Z | |
dc.date.available | 2013-10-30T10:16:51Z | |
dc.date.issued | 2013-10-30 | |
dc.identifier.uri | http://hdl.handle.net/10630/6191 | |
dc.description | Trabajo premiado con Best paper Award | es_ES |
dc.description.abstract | We propose a floating–point representation to deal efficiently with arithmetic operations in codes with a balanced number of additions and multiplications for FPGA devices. The variable shift operation is very slow in these devices. We propose a format that reduces the variable shifter penalty. It is based on a radix–64 representation such that the number of the possible shifts is considerably reduced. Thus, the execution time of the floating–point addition is highly optimized when it is performed in an FPGA device, which compensates for the multiplication penalty when a high radix is used, as experimental results have shown. Consequently, the main problem of previous specific highradix FPGA designs (no speedup for codes with a balanced number of multiplications and additions) is overcome with our proposal. The inherent architecture supporting the new format works with greater bit precision than the corresponding single precision (SP) IEEE–754 standard. | es_ES |
dc.description.sponsorship | Universidad de Málaga. Campus de Excelencia Internacional Andalucía Tech. IEEE, IEEE Computer Society | es_ES |
dc.language.iso | eng | es_ES |
dc.rights | info:eu-repo/semantics/openAccess | |
dc.subject | Aritmética computacional | es_ES |
dc.subject.other | Computer arithmetic | es_ES |
dc.title | Efficient Floating-Point Representation for Balanced Codes for FPGA Devices | es_ES |
dc.type | info:eu-repo/semantics/conferenceObject | es_ES |
dc.centro | E.T.S.I. Informática | es_ES |
dc.relation.eventtitle | IEEE International Conference on Computer Design ICCD2013 | es_ES |
dc.relation.eventplace | Asheville, NC, USA | es_ES |
dc.relation.eventdate | 6-10-2013 | es_ES |